Search

Raymond R Bowden

from Tyngsboro, MA
Age ~79

Raymond Bowden Phones & Addresses

  • 83 Parham Rd, Tyngsboro, MA 01879
  • 93 Parham Rd, Tyngsboro, MA 01879
  • Tyngsborough, MA
  • Hudson, NH

Business Records

Name / Title
Company / Classification
Phones & Addresses
Raymond Bowden
President
TEWKSBURY COMMUNITY PANTRY, INC
Executive Office
999 Whipple Rd, Tewksbury, MA 01876
217 Cabot Rd, Tewksbury, MA 01876
(978) 858-2273
Raymond Bowden
Principal
Raymond R Bowden
Business Services at Non-Commercial Site
83 Parham Rd, Tyngsborough, MA 01879

Publications

Us Patents

Method And Apparatus For Resetting A Memory Upon Power Recovery

View page
US Patent:
52049647, Apr 20, 1993
Filed:
Oct 5, 1990
Appl. No.:
7/593917
Inventors:
Raymond D. Bowden - Tewksbury MA
Michelle A. Pence - Nashua NH
George J. Barlow - Tewksbury MA
Marc E. Sanfacon - North Chelmsford MA
Jeffrey S. Somers - Lowell MA
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G06F 1216
US Classification:
395750
Abstract:
A method and apparatus for resetting memory state when power is applied to the system. The memory has memory elements, a refresh clock and a refresh counter for counting refresh cycles and providing refresh signals to the memory elements, the memory elements and refresh means being connected from the power system and from a battery back-up means. A state detection means is connected from the refresh counter for detecting a change in state of the refresh counter to a state equivalent to the reset state of the refresh counter and asserting a state change signal. A means responsive to the state change signal and to the occurrence of the reset signal provides a memory controller reset signal, so that the memory controller reset signal occurs in synchronization with the change of state of the refresh counter to a state equivalent to the refresh counter reset state. The memory reset further includes a time-out counter means responsive to the assertion of the reset signal and to the refresh clock for counting refresh cycles in synchronization with the refresh counter. A time-out detection means is responsive to the time out counter means for providing a time out signal when the time-out counter has counted a refresh period plus one clock cycle and to the state change signal for providing the memory controller reset signal when the time-out counter has counted a refresh cycle plus one clock period and the state change signal has not been asserted.

Memory Controller With Error Logging

View page
US Patent:
49641298, Oct 16, 1990
Filed:
Dec 21, 1988
Appl. No.:
7/287927
Inventors:
Raymond D. Bowden - Tewksbury MA
Edward R. Salas - Lowell MA
Marc E. Sanfacon - Acton MA
Jeffrey S. Somers - Lowell MA
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G06F 1110
US Classification:
371 402
Abstract:
In accordance with the present invention, there is provided a system for logging an error that occurred in a multi-chip memory storage device in a data processing system. The system has a mechanism for detecting an error and for receiving data and check bits associated therewith. The mechanism for detecting an error generates syndrome bits as a function of the data and of the check bits. Connected to the error detecting mechanism is an error logging mechanism which is adapted to receive the syndrome bits and to determine the chip in which the error occurred.

High Performance Burst Read Data Transfer Operation

View page
US Patent:
52915808, Mar 1, 1994
Filed:
Oct 4, 1991
Appl. No.:
7/771703
Inventors:
Raymond D. Bowden - Tewksbury MA
Richard A. Lemay - Carlisle MA
Chester M. Nibby - Beverly MA
Jeffrey S. Somers - Lowell MA
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G06F 1328
US Classification:
395425
Abstract:
A memory system tightly couples to a high performance microprocessor through a synchronous bus. The logic circuits included in the memory system generate a blipper pulse signal using successive transitions of clock pulse signals other than the edges used to synchronize microprocessor and memory operations. The blipper pulse signal is logically combined with the memory's column address strobe timing signal which is derived from the synchronizing edges of clock pulse signals which defines the duration of the column address interval required for accessing of a pair of DRAM memories during successive memory cycles for providing sequences of four memory read responses with no wait state.

High Speed Burst Read Address Generation With High Speed Transfer

View page
US Patent:
53455738, Sep 6, 1994
Filed:
Oct 4, 1991
Appl. No.:
7/771702
Inventors:
Raymond D. Bowden - Tewksbury MA
Chester M. Nibby - Beverly MA
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G11C 11408
G11C 11409
G06F 1200
US Classification:
395400
Abstract:
A memory system coupled to a local bus of a microprocessor includes at least a pair of dynamic random access memories (DRAMs) and includes circuits for storing the first address of an address sequence at the beginning of each burst operation and uses predetermined bits to generate any one of a set of address sequences as a function of the states of these bits. A first predetermined address bit is used to select different sequences of addressed readout data words to be transferred by the pair of DRAMs to the user. A second predetermined address bit is complemented to reverse two high order addressed word responses with two low order addressed word responses of specific address sequences. These operations are utilized in all of the required address sequences within different subgroups.

System For Determining Status Of Errors In A Memory Subsystem

View page
US Patent:
49641301, Oct 16, 1990
Filed:
Dec 21, 1988
Appl. No.:
7/287928
Inventors:
Raymond D. Bowden - Tewksbury MA
Edward R. Salas - Lowell MA
Marc E. Sanfacon - Acton MA
Jeffrey S. Somers - Lowell MA
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G06F 1110
US Classification:
371 402
Abstract:
A system and method for detecting an error that occurred in a multi-chip memory storage device in a data processing system. The system detects an error and receives data and check bits associated therewith. A process that uses the principle of scrubbing and incorporates high speed error flags distinguishes between hard and soft errors.

Method And Apparatus For Memory Retry

View page
US Patent:
52108678, May 11, 1993
Filed:
Oct 5, 1990
Appl. No.:
7/593182
Inventors:
George J. Barlow - Tewksbury MA
Raymond D. Bowden - Tewksbury MA
Michelle A. Pence - Nashua NH
Assignee:
Bull HN Information Systems Inc. - Billerica MA
International Classification:
G06F 1114
US Classification:
395575
Abstract:
Memory retry logic to improve the resilience of system memory operations with respect to system errors or faults which prevent a memory read operation from being completed on a first attempt by allowing the memory to retry the operation once. The memory retry logic detects the occurrence of an improper response from the system element requesting a memory read operation when attempting to initiate the system bus operation for reading the data from memory to the requesting element and, if an improper response indicating that the requesting element is not accepting the bus operation request is detected, stores the memory operation request and the requested data and retries the data transmission on the next available bus cycle. If the memory receives an improper response of a specified type during a bus operation of a memory burst, the memory will terminate the operation and proceed to the next requested operation.

Wikipedia

Ray Bowden

View page

Edwin Raymond "Ray" Bowden (13 September 1909 23 September 1998) was an English footballer. Born in Looe, Cornwall, he played for local non-league ...

Ray Bowden (rugby)

View page

Raymond Bowden (1 September 1903 c. 1969) was a rugby union player who ...

Raymond R Bowden from Tyngsboro, MA, age ~79 Get Report