Search

Brijendra K Dobriyal

from Allentown, PA
Age ~49

Brijendra Dobriyal Phones & Addresses

  • 2426 Prospect Ave, Allentown, PA 18103 (610) 798-4711
  • 2634 Prospect Ave, Allentown, PA 18103 (610) 798-4711
  • Aliso Viejo, CA
  • Richardson, TX
  • Matawan, NJ
  • Plano, TX
  • 2634 Prospect Ave, Allentown, PA 18103 (610) 392-4452

Work

Position: Executive, Administrative, and Managerial Occupations

Education

Degree: High school graduate or higher

Publications

Us Patents

Coms Buffer Having Higher And Lower Voltage Operation

View page
US Patent:
20050270065, Dec 8, 2005
Filed:
Jun 3, 2004
Appl. No.:
10/859211
Inventors:
Dipankar Bhattacharya - Maeungie PA, US
Brijendra Dobriyal - Allentown PA, US
Bernard Morris - Emmaus PA, US
International Classification:
H03K019/0175
US Classification:
326081000
Abstract:
A buffer design for an integrated circuit that not only recognizes, but improves upon the skew problem as described above that is particularly problematic in cases where the output buffer supply voltage is particularly close or the same as the voltage of the signals coming from the core of an IC. Translator-up circuits associated with output buffers are implemented in parallel with respective selective bypass circuits, allowing the translator-up circuit to be inserted into or removed from a signal path based on the voltage level of a signal received from the inner core and the voltage level required by the output buffer. When the voltage level of the “higher” voltage side is equal to the “lower” voltage signal level, the translator-up circuits are bypassed through selection by a selective bypass circuit. Thus, a selective bypass circuit is implemented together with a translator-up circuit to eliminate large signal skew, and to generally speed up circuit performance.
Brijendra K Dobriyal from Allentown, PA, age ~49 Get Report